## SocTek® IP Cores



**IRIGtimeM IP Core** 



#### Overview

ITM is an IRIG 200-04 compliant time synchronization master / time transmitter for FPGA. This IRIG-B master / time transmitter IP has been designed to support multiple IRIG-B coded expressions as well as DCLS modulation in order to provide maximum flexibility.

ITM can be configured to support the most extended IRIG-B time codes to provide higher compatibility with the majority of IRIG-B slaves / time receivers in the market. This configuration can be done before implementing the IP by selecting the desired modulation type, carrier frequency, coded expression and other parameters in the FPGA design tool as well as during runtime using register based configuration.

It has been designed as a hardware-only (VHDL) IP Core. No microprocessor or software is required in order to reduce integration complexity.

| Кеу      | - | Multiple time code support: including year information, control functions and straight binary seconds. |
|----------|---|--------------------------------------------------------------------------------------------------------|
| Features | - | PPS and 10MHz inputs available: for synchronizing to high precision external clocks.                   |
|          | - | IEEE1344 extension supported.                                                                          |
|          |   | East & smooth Integration: GIII available for some EPGA vendor tools                                   |

- (i.e., AMD Vivado™ Design Suite).
- Evaluation version available: encrypted, time-limited version available.

#### GUI Block Diagram

|   | clk                      |                   |   |
|---|--------------------------|-------------------|---|
|   |                          | secure_chip       | - |
|   | rst                      | secure_chip_valid |   |
| _ | IP_enable                | irigb_dcls        |   |
| _ | sync_pps                 | Ū.                | _ |
| _ | external_timestamp[31:0] | pps —             | - |
|   |                          |                   |   |

### **Technical Specifications**

| Time<br>Synchronization    | <ul> <li>IRIG 200-04 compliant time<br/>synchronization master</li> <li>Support for DCLS modulation</li> <li>Output type (IRIG-B time code)<br/>configurable both before<br/>implementation and on the fly</li> </ul> | <ul> <li>High accuracy 64-bit internal timer<br/>architecture that allows IRIG-B slaves<br/>to synchronize to the master in the<br/>range of nanoseconds</li> <li>PPS and 10MHz synchronization<br/>inputs available</li> </ul> |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Management<br>& Monitoring | <ul> <li>AXI4-Lite or UART management<br/>interfaces to access control registers<br/>(selectable at synthesis time)</li> </ul>                                                                                        |                                                                                                                                                                                                                                 |

#### **Technical Support, Verification & Deliverables**

(selectable at synthesis time)

| Technical<br>Support | IP Licenses are provided along with a technical support package that ensures a direct communication channel with our highly experienced support                  | engineers. This is vastly valued during<br>customer product development &<br>integration phases.                           |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| Verification         | All our IP Cores are rigorously tested,<br>hardware-validated and verified in real-<br>life environments. A 3-phase based IP<br>product verification is applied: | <ul> <li>Entity / Block-oriented simulation</li> <li>Global-oriented simulation</li> <li>In-hardware validation</li> </ul> |
| Deliverables         | <ul><li>Encrypted / Source RTL code</li><li>Documentation (IP Core datasheet)</li></ul>                                                                          | <ul> <li>(Optional) AMD Vivado<sup>™</sup> design suite<br/>example design</li> </ul>                                      |
| Related Products     | Slave IRIG-B (IRIGtimeS IP Core)                                                                                                                                 |                                                                                                                            |
| Ordering Code        | Ordering code                                                                                                                                                    |                                                                                                                            |

S-3115 (IRIGtimeM IP Core)

To know more about other available references, please contact your sales representative.

# Sociek® By

ITM

**IRIGtimeM IP Core** 



www.soc-e.com info@soc-e.com

Calle Islas Canarias 19, piso -1 48015 Bilbao (Spain)