# SocTek<sup>®</sup> IP Cores



10M/100M/1G Managed Ethernet Switch IP Core



#### Overview

MES is a multi-port, multi-rate managed Ethernet switch with a rich set of layer-2 configurable features, both at synthesis & runtime, which allows system vendors to build advanced layer-2 switch systems. MES has been designed to address the maximum throughput using the minimum resources. All these characteristics enable a wide number of applications/sectors where the use of MES IP Core is key. Automotive, Marine, Aerospace, Defence or Electric are examples of markets where our customers are already applying this technology.

#### Key Features Ethernet switch IP "builder": hundreds of user-configurable parameters allow obtaining the exact switch configuration required by the customer, ensuring efficient use of the available programmable logic resources. Industrial-application ready: with hardware support for redundancy protocols such as DLR or MRP. Different data-rate per port: each port speed and interface can be assigned independently. High-performance: up-to 1G interfaces without HOL (Head-of-line) blocking effect. Fast & smooth integration: GUI available for some FPGA vendor tools (i.e.,

- Fast & smooth integration: GUI available for some FPGA vendor tools (i.e., AMD Vivado<sup>™</sup> Design Suite). Drivers & software components included as part of the product deliverable.
- Evaluation version available: encrypted, time-limited version available.

#### GUI Block Diagram

| 3  | + S_AXI       | port_0_gmii 🕂     |           |
|----|---------------|-------------------|-----------|
| _  | clk_in        | port_1_gmii 🕂     |           |
| -  | reset         | port_2_gmii 🕂     |           |
| _  | IP_enable     | port_3_gmii 🕂     |           |
| _  | port_0_link   | secure_chip       |           |
| _  | port_1_link   | secure_chip_valid |           |
| _  | port_2_link   | port_0_phy_rst_n  | <b>0-</b> |
| _  | port_3_link   | port_1_phy_rst_n  | <b>0-</b> |
| _  | S_AXI_ACLK    | port_2_phy_rst_n  | <b>0-</b> |
| -0 | S_AXI_ARESETN | port_3_phy_rst_n  | <b>0-</b> |

## **Technical Specifications**

| Communication<br>Interfaces | <ul> <li>Integrated 10M/100M/1000M MACs<br/>for 10/100 Mbps and 1 Gbps PHY<br/>interface rates to use with any PHY<br/>interface type (e.g. MII, RMII, GMII,<br/>RGMII) depending on application</li> <li>Compatible with SGMII (Serial<br/>Gigabit Media Independent<br/>Interface) or QSGMII (Quad Serial<br/>Gigabit Media Independent<br/>Interface) PHY interfaces throughout</li> </ul>                                                                                                                                                                                                                                                                                         | <ul> <li>an internal GMII based connection<br/>to AMD LogiCORE<sup>™</sup> SGMII IP core<br/>and LogiCORE<sup>™</sup> QSGMII IP core<br/>respectively</li> <li>10/100/1000 Mbps AXI-Stream<br/>interface with a data width of 8 bits<br/>@ 125 MHz</li> <li>Half-duplex support in 10/100Mbps<br/>PHY interface rates</li> </ul>                                                                                                                                                                                                 |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Time<br>Synchronization     | <ul> <li>1588 (PTPv2): IEEE1588 Transparent<br/>Clock (TC) functionality (End-to-End<br/>or Peer-to-peer) at layer-2 and layer-3<br/>(IPv4)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Traffic<br>Management       | <ul> <li>Integrated Ethernet switch fabric<br/>supporting up to 32 ports (number<br/>limited by the available resources on<br/>the device)</li> <li>HoLB (Head of Line Blocking) free<br/>switch fabric</li> <li>Shared dynamic and static filtering<br/>database. Implements hardware MAC<br/>address learning/ageing and look-up<br/>for up-to 9K absolute MAC addresses<br/>(synthesis scalable) at wire speed</li> <li>Independent VLAN Learning support<br/>for MAC address learning</li> <li>Searchable MAC addresses (and<br/>associated information) contained in<br/>the filtering database</li> </ul>                                                                       | <ul> <li>Programmable frame forwarding port<br/>mask to restrict frame forwarding<br/>towards port(s)</li> <li>Programmable EtherType based<br/>frame forwarding to restrict frame<br/>forwarding towards port(s)</li> <li>Static multicast frame filtering</li> <li>IGMP v1/v2 snooping1 (IPv4)<br/>support for multicast frame filtering</li> <li>Standard frame size support (1518)<br/>or Jumbo frames up to 9 kByte<br/>(depends on memory availability)</li> </ul>                                                         |
| Quality of Service          | <ul> <li>Up to 8 priority queues per port<br/>(synthesis option):         <ul> <li>Priority classification based on<br/>Ingress Port, PCP bits (802.1p),<br/>DSCP TOS bits of the IP packets<br/>(IPv4 TOS/IPv6 COS) and EtherType</li> <li>Programmable remapping from<br/>PCP or DSCP fields to internal<br/>priority queues on a per-port basis</li> <li>Programmable priority<br/>regeneration on a per-port basis</li> <li>Egress traffic prioritization based<br/>on strict priority or Weighted Round<br/>Robin (WRR) scheduling algorithm</li> </ul> </li> <li>IEEE 802.1Q tag-based and port-<br/>based VLANs. VLAN manipulation<br/>functions on reception (VLAN</li> </ul> | <ul> <li>insertion) and transmission (VLAN removal/overwrite)</li> <li>MAC Level ingress frame filtering based of destination MAC address and/or EtherType on per port basis</li> <li>Token bucket based ingress throughput rate limiting on per port basis</li> <li>MAC level ingress frame rate limiting on per port basis</li> <li>Credit Based Shaper (CBS) egress throughput rate limiting on per port basis</li> <li>Egress frame rate limiting on per port basis</li> <li>Broadcast/Multicast storm protection</li> </ul> |

|                              | <ul> <li>IEEE 802.1D Spanning-Tree Protocol<br/>(STP) to prevent loops from being<br/>formed when switches or bridges are<br/>interconnected via multiple paths</li> <li>IEEE 802.1w Rapid Spanning Tree<br/>Protocol (RSTP) provides rapid<br/>convergence of spanning tree</li> <li>IEEE 802.1s Multiple Spanning<br/>Tree Protocol (MSTP) provides<br/>link availability in multiple VLAN<br/>environments by allowing multiple<br/>spanning trees</li> <li>Multisession port mirroring<br/>capabilities. Ingress and egress<br/>mirroring functions to allow copying<br/>of frames to a mirror port. Option for<br/>mirroring only filtered frames that<br/>match a specific data pattern</li> </ul> | <ul> <li>User/network port-level security via<br/>IEEE802.1X authentication and MAC-<br/>based filtering</li> <li>Host access control for only frames<br/>specified by the user (destination<br/>MAC and/or EtherType based)</li> <li>Per port MAC and switch statistics<br/>for managing and debugging<br/>purposes</li> <li>Wide range of management<br/>interfaces to access control and<br/>statistics registers (selectable at<br/>synthesis time)</li> <li>I2C master interface for external<br/>device configuration (i.e. an<br/>EEPROM memory with non-volatile<br/>configuration)</li> </ul> |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ring Redundancy<br>Protocols | <ul> <li>Media Redundancy Protocol (MRP)<br/>for ring topology networks: Media<br/>Redundancy Manager (MRM) and<br/>Media Redundancy Client (MRC)<br/>modes</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <ul> <li>Device Level Ring (DLR) redundancy<br/>protocol for Ethernet/IP: ring<br/>Supervisor node to control DLR<br/>network and Beacon based node to<br/>process Beacon frames</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                            |
| Others                       | <ul> <li>Distributed Switch Architecture (DSA)<br/>frame tagging to merge application<br/>specific messages to management<br/>port and to distribute application<br/>specific messages to a specific port</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <ul> <li>Exclusive forwarding of known<br/>protocol specific frames or custom<br/>frames to/from management port</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

### Technical Support, Verification & Deliverables

| Technical<br>Support | IP Licenses are provided along with a technical support package that ensures a direct communication channel with our highly experienced support                                         | engineers. This is vastly valued during<br>customer product development &<br>integration phases.                                               |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Verification         | All our IP Cores are rigorously tested,<br>hardware-validated and verified in real-<br>life environments. A 3-phase based IP<br>product verification is applied:                        | <ul> <li>Entity/Block-oriented simulation</li> <li>Global-oriented simulation</li> <li>In-hardware validation</li> </ul>                       |  |
| Deliverables         | <ul> <li>Encrypted/Source RTL code</li> <li>Software components: drivers,<br/>configuration API &amp; SW stacks</li> <li>Documentation (IP Core and<br/>software components)</li> </ul> | <ul> <li>(Optional) Networking Testbench<br/>Suite (NTS)</li> <li>(Optional) AMD Vivado<sup>™</sup> design suite<br/>example design</li> </ul> |  |

### **Evaluation & Design-in Kit**

| Description                                                 | The SMARTmpsoc and SMARTzynq<br>Brick provide an out-of-the-box set-up<br>that allows plug & play evaluation of<br>Ethernet switching capabilities of SOC-E<br>IP Core(s). The evaluation board is<br>provided with a preloaded firmware that<br>includes an instance of SOC-E IP Core(s)<br>plus additional software components | that are executed in the processing<br>system (CPU) of the platform. Linux OS<br>is loaded in the evaluation firmware.<br>This hardware can also be used later as<br>a development platform, what allows to<br>shorten the development phase. |
|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SMARTmpsoc<br>Brick consists<br>of the following<br>package | <ul> <li>SMARTmpsoc module (1x)</li> <li>Carrier board (1x)</li> <li>Reference firmware (predefined image) preloaded into non-volatile eMMC storage (1x)</li> </ul>                                                                                                                                                              | <ul> <li>Power supply (1x)</li> <li>Fibre/Copper SFP modules (optional, purchased separately)</li> </ul>                                                                                                                                      |
| SMARTzynq Brick<br>consists of the<br>following package     | <ul> <li>SMARTzynq module (1x)</li> <li>Carrier board (1x)</li> <li>Reference firmware (predefined image) preloaded into non-volatile microSD card storage (1x)</li> </ul>                                                                                                                                                       | <ul> <li>Power supply (1x)</li> <li>Fibre/Copper SFP modules (optional, purchased separately)</li> </ul>                                                                                                                                      |
| Related Products                                            | <ul> <li>Networking Testbench Suite (NTS)</li> <li>1G TSN Ethernet Switch<br/>(MTSN IP Core)</li> </ul>                                                                                                                                                                                                                          | <ul> <li>1G Managed Redundant Switch<br/>(MRS IP Core)</li> </ul>                                                                                                                                                                             |
| Ordering Code                                               | Ordering code<br>S-3120 (MES IP Core)                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                               |

EVB07.27 (SMARTmpsoc Brick)

EVB04.28 (SMARTzynq Brick)

To know more about other available references, please contact your sales representative.

# Sociek® By

MES

10M/100M/1G Managed Ethernet Switch IP Core



www.soc-e.com info@soc-e.com Calle Islas Canarias 19, piso -1 48015 Bilbao (Spain)